# **AXI4-Stream Interfaces Demo Script**

#### Introduction

This demonstration script provides high-level instructions on using the INTERFACE directive.

### Preparation:

 Required files: Necessary files are located at C:\training\hls\demos\ axi\_streaming

• Required hardware: None

Supporting materials: None

# **AXI4-Stream Interfaces**

|   | Action with Description                                                                                                                  | Point of Emphasis and Key Takeaway                                                                                                                                                                                                                                                                                      |
|---|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Launch the Vivado® HLS tool.  Open the provided  axi_interfaces_prj Vivado HLS  Project located at: C:\training\hls\ demos\axi_streaming | You can open existing Vivado HLS tool projects from the Vivado HLS tool Welcome page.                                                                                                                                                                                                                                   |
| • | Access and review the source files (axi_interface.c, axi_interface.h, and axi_interface_test.c) from the Explorer pane.                  | This design has an input array and an output array. The comments in the C source files explain how the data in the input array is ordered as channels and how the channels are accumulated. To understand the design, you can also review the testbench and the input and output data in <i>result.golden.dat</i> file. |

#### **Action with Description**

#### **Point of Emphasis and Key Takeaway**

```
axi_interfaces.c 🖾
 46 #include "axi interfaces.h"
48 // The data comes in organized in a single array.
49// - The first sample for the first channel (CHAN)
50// - Then the first sample for the 2nd channel etc.
51 // The channels are accumulated independently
52 // E.g. For 8 channels:
53// Array Order: 0 1 2 3 4 5 6 7 8 9 10 etc. 16
54// Sample Order: A0 B0 C0 D0 E0 F0 G0 H0 A1 B1 C2 etc. A2
                                                                         etc...
 55 // Output Order: A0 B0 C0 D0 E0 F0 G0 H0 A0+A1 B0+B1 C0+C2 etc. A0+A1+A2 etc...
 57 void axi_interfaces (dout_t d_o[N], din_t d_i[N]) {
 58
      int i, rem;
59
      // Store accumulated data
61
      static dacc_t acc[CHANNELS];
62
      // Accumulate each channel
63
64
     For_Loop: for (i=0;i<N;i++) {
      rem=i%CHANNELS;
          acc[rem] = acc[rem] + d_i[i];
66
67
          d_o[i] = acc[rem];
68
69 }
```

 Apply the directive below by the using the Vivado HLS Directive Editor:

set\_directive\_array\_partition
-type cyclic -factor 8 -dim 1
"axi\_interfaces" d\_i

set\_directive\_array\_partition
-type cyclic -factor 8 -dim 1
"axi interfaces" d o

Since there are eight channels, partition both the input and output arrays (d\_i & d\_o) cyclically with a factor of 8.



loop:

# Action with Description Point of Emphasis and Key Takeaway Partially unroll and pipeline the for The Vivado HLS tool does not unroll the

set\_directive\_unroll -factor 8
"axi interfaces/For Loop"

The Vivado HLS tool does not unroll the loops by default. Since there are eight channels in the design, partially unroll with a factor of 8.

This is equivalent to rewriting the C code to execute eight copies of the loop body in each iteration of the loop (where the new loop only executes for four iterations in total, not 32).

- Specify an axis interface on the d\_o port:
  - In the Directive tab, select d\_o
    again and right-click to open the
    Directives Editor dialog box.
  - Select INTERFACE from the Directive drop-down list.
  - Select axis from the mode drop-down list.
  - Click OK.
- Similarly, specify an axis interface on the d\_i port.

AXI-4 Streaming interfaces are not native to the Vivado HLS tool.



 Pipeline FOR\_Loop with loop rewinding enabled.

set\_directive\_pipeline
-rewind
"axi interfaces/For Loop"

When the top-level of the design is a loop, you can use the pipeline rewind option. This informs the Vivado HLS tool that when implemented in RTL, this loop runs continuously (with no end of function and function restart cycles).

#### **Action with Description**

- Group the block-level I/O protocol ports into a single AXI4-Lite interface:
  - In the Directive tab, select the top-level axi\_interfaces function and right-click to open the Directives Editor dialog box.
  - Select **INTERFACE** from the Directive drop-down list.
  - Select **s\_axilite** from the mode drop-down list.
  - Click **OK**.

# **Point of Emphasis and Key Takeaway**

This allows these block-level control signals to be controlled and accessed from a CPU.



# **Action with Description**

# **Point of Emphasis and Key Takeaway**

The Directive pane should look like the figure below.



- Run C synthesis.
- Review the **Interface Summary** in the Synthesis report.

Note the AXI Lite Slave interface and AXI STREAM interface in the Synthesis report.

|   | Action with Description                                                                                                                            | Point of Emphasis and Key Takeaway                                                                                                                                                                            |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| • | Run C/RTL Cosimulation with the<br>Dump Trace all option selected.                                                                                 | Note that the C/RTL Cosimulation passed.                                                                                                                                                                      |
|   |                                                                                                                                                    | With Dump trace selected, the tool will generate a simulation trace file that is saved to the <i><solution>/sim/<rtl></rtl></solution></i> folder. This file is useful for verifying the waveform.            |
|   |                                                                                                                                                    | To open this in the Vivado Design Suite:                                                                                                                                                                      |
|   |                                                                                                                                                    | <ul> <li>Launch the Vivado Design Suite and<br/>open any example project (or) open<br/>the hardware manager.</li> </ul>                                                                                       |
|   |                                                                                                                                                    | Enter the below commands in the Tcl Console.                                                                                                                                                                  |
|   |                                                                                                                                                    | load_feature simulator                                                                                                                                                                                        |
|   |                                                                                                                                                    | open_wave_database <name>.wdb</name>                                                                                                                                                                          |
|   |                                                                                                                                                    | open_wave_config <name>.wcfg</name>                                                                                                                                                                           |
|   |                                                                                                                                                    | <b>Note:</b> These options can also be selected via the GUI.                                                                                                                                                  |
| • | Export RTL for <b>IP Catalog</b> format (do not select the Evaluate option to save time).                                                          | The \solution1\impl\ip\ folder will contain the exported IP.                                                                                                                                                  |
| • | In the Explorer pane, select the \solution1 > impl > ip > drivers > axi_interfaces_v1_0 > src folder.  Double-click the xaxi_interfaces_hw.h file. | When you add an AXI4-Lite interface to<br>the design, the IP packaging process<br>also creates software driver files to<br>enable an external block, typically a<br>CPU, to control this block (you can start |
|   | <b>лал</b>                                                                                                                                         | it, stop it, set port values, and review the interrupt status).                                                                                                                                               |

|   | Action with Description                                  | Point of Emphasis and Key Takeaway                                                                   |
|---|----------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| • | ·                                                        | You can use ipi_example to create an example design that contains the Vivado HLS tool exported IP.   |
| • | Double-click the <b>ipi_example.tcl</b> file to open it. | <pre>Usage: vivado -notrace -source ipi_example.tcl -tclargs <part> <zipfile></zipfile></part></pre> |

# **Summary**

In this demo, you learned how to specify AXI Streaming and AXI Lite interfaces for I/O ports. In addition to showing how to add the AXI4 interfaces, this exercise also demonstrated how to create an optimal design by using interface and logic directives together.

#### References:

- Supporting materials
  - Vivado Design Suite Tutorial: High-Level Synthesis (UG871)
  - Vivado Design Suite User Guide: High-Level Synthesis (UG902)